LINKÖPINGS TEKNISKA HÖGSKOLA Institutionen för datavetenskap Petru Eles ### Tentamen i kursen ## Datorarkitektur - TDDI03 2016-01-11, kl. 8-12 Hjälpmedel: Engelsk ordbok. Supporting material: English dictionary. Poänggränser: Maximal poäng är 40. För godkänt krävs sammanlagt 21 poäng. Points: Maximum points: 40. In order to pass the exam you need a total of minimum 21 points. Jourhavande lärare: Petru Eles, tel. 0703681396 Good luck !!! ## Tentamen i kursen Datorarkitektur - TDDI03, 2016-01-11, kl. 8-12 Du kan skriva på svenska eller engelska! | <ul> <li>Why do we need special write strategies for cache memories?</li> <li>We have discussed three write strategies: write-through, write through with buffered write, and copy back. How do they work? Which are their advantages and disadvantages?</li> <li>(3p)</li> </ul> | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A set-associative cache consists of 256 (=2 <sup>8</sup> ) lines, divided into four-line sets. The main memory contains 32K (=2 <sup>15</sup> ) blocks of 128 (=2 <sup>7</sup> ) bytes each. Show the format of the main memory address (give the total number of address bits, what different groups of address bits indicate, and how long each of these groups is). (3p) | | Consider a pipelined processor with $k$ pipeline stages. What is the theoretical acceleration (ignoring overheads) for a sequence of $n$ instructions, compared to a similar but non-pipelined processor? Show how you obtain the formula! What is the acceleration of a sequence of 30 instructions if the number of pipeline stages is 7? What is the acceleration for an infinitely long sequence if the number of pipeline stages is 7? (3p) | | Branch history table: what does it contain and how is it used? (2p) | | Enumerate five of the main characteristics of RISC architectures. (2p) | | Delayed load. Why do we need it with RISC architectures? How does it work? Give an example. | | What is the role of the page table in a virtual memory system? What data does it store? The page table is very large, usually too large to be stored in main memory. Such a large size, at the same time, makes access to the page table very slow. How is this solved in current microprocessor architectures. | (3p) #### Tentamen i kursen Datorarkitektur - TDDI03, 2016-01-11, kl. 8-12 Du kan skriva på svenska eller engelska! 8. - a) What is a superscalar architecture? - b) Draw a block-diagram of a superscalar unit. (3p) 9. Consider the following sequence of machine instructions: ``` 1: R1 R0 + R2 \leftarrow 2: R5 \leftarrow R1 + R12 3: R7 ← R5 + 1 4: R2 * R4 R1 ← 5: R5 ← R9 + 10 6: R12 ← R4 - 25 7: R3 \leftarrow R7 * 2 8: R4 ← R1 + R3 9: R10 ← R8+22 10: R1 ← R1 * 30 ``` - a) Indicate the data dependencies among instructions. - b) Consider a superscalar computer on which the execution of each instruction takes one cycle; the computer has two units that execute addition&subtraction and one unit for multiplication. Produce a table, according to the model below, showing how instructions are executed in consecutive cycles, if we assume in order execution. - c) Rename the registers in the above sequence to prevent, where possible, dependency problems. Produce a second table, according to the model below, showing how instructions (after register renaming) are executed in consecutive cycles, if we assume out of order execution. In the table cells indicate the sequence number (1, 2, .., 10) of the instruction executed in the corresponding cycle on the respective unit. | | ADD/SUB | ADD/SUB | MUL | |---------|---------|---------|------| | Cycle 1 | 1000 | | | | Cycle 2 | | | - 15 | | Cycle 3 | | | | | | | | | # Tentamen i kursen Datorarkitektur - TDDI03, 2016-01-11, kl. 8-12 Du kan skriva på svenska eller engelska! | 10.<br>a) | Compare VLIW architectures with superscalar architectures: Show similarities and differences. | | | | |-----------|--------------------------------------------------------------------------------------------------------------------|-------|--|--| | b) | Show the advantages and disadvantages of the two approaches. | | | | | c) | Why is a superscalar consuming more power, compared to a VLIW computer? | | | | | | | (4p) | | | | | | | | | | | | | | | | 11. | What is trace scheduling? How does it work (remember the three steps)? Why is it impossible VLINV and it actions 2 | rtant | | | | | with VLIW architectures? | (2n) | | | | | | (3p) | | | | | | | | | | 10 | Formanioto Amedaliia lancarda | | | | | 12. | Formulate Amdahl's law and comment. | (2m) | | | | | | (3p) | | | | | | | | | | 13. | What is hardware multithmed in -9 | | | | | a)<br>b) | What is hardware multithreading? Why do multithreaded processors provide higher performance? | | | | | c) | | | | | | | neous; what is the main characteristic of each of them? | | | | | | | (3p) | | | | | | | | | | | | | | | | 14. | What is a vector processor? Draw a block diagram. | | | | | | What is the basic difference between array processors and vector processors? | (O ) | | | | | | (2p) | | | | | | | | | | | | | | | | | | | | |