# Försättsblad till skriftlig tentamen vid Linköpings Universitet | Datum för tentamen | 2013-03-22 | |---------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Sal (2) Om tentan går i flera salar ska du bifoga ett försättsblad till varje sal och ringa in vilken sal som avses | T1 T2 | | Tid | 14-18 | | Kurskod | TDDI03 | | Provkod | TEN1 | | Kursnamn/benämning<br>Provnamn/benämning | Datorarkitektur<br>En skriftlig tentamen | | Institution | IDA | | Antal uppgifter som ingår i tentamen | 14 | | Jour/Kursansvarig Ange vem som besöker salen | Unmesh Bordoloi | | Telefon under skrivtiden | 0766348968 | | Besöker salen ca kl. | 15:30 | | Kursadministratör/kontaktperson (namn + tfnr + mailaddress) | Carita Lilja, 1463, carita.lilja@.liu.se | | Tillåtna hjälpmedel | Ordbok | | Övrigt | | | Vilken typ av papper ska användas, rutigt<br>eller linjerat | | | Antal exemplar i påsen | | LINKÖPINGS TEKNISKA HÖGSKOLA Institutionen för datavetenskap Petru Eles #### Tentamen i kursen ### Datorarkitektur - TDDI03 2013-03-22, kl. 14-18 Hjälpmedel: Engelsk ordbok. Supporting material: English dictionary. Poänggränser: Maximal poäng är 40. För godkänt krävs sammanlagt 21 poäng. **Points:** Maximum points: 40. In order to pass the exam you need a total of minimum 21 points. Jourhavande lärare: Unmesh Bordoloi, tel. 0766348968 Good luck !!! #### Tentamen i kursen Datorarkitektur - TDDI03, 2013-03-22, kl. 14-18 Du kan skriva på svenska eller engelska! 1. | <ul><li>a) Why do we need special write strategies for cache memories?</li><li>b). We have discussed three write strategies: write-through, write through with buffer</li></ul> | ed write, | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | and <i>copy back</i> . How do they work? Which are their advantages and disadvantages? | (3p) | | 2. The Pentium 4 has an L1 instruction cache which is particular in several regards. In what consists the particularity and what is the reason behind it? | | | <ol> <li>Define the three types of pipeline hazards. Give an example for each.</li> </ol> | (3p) | | 3. Define the three types of pipeline hazards. Give an example for each. | (3p) | | 4. Branch history table: what does it contain and how is it used? | (2p) | | 5. The design of RISC architectures is based on certain characteristics of typical which are frequently used. Enumerate at least five such characteristics of programs. | | | 6. | (2p) | | <ul><li>a) What is a superscalar architecture?</li><li>b) Draw a block-diagram of a superscalar unit.</li></ul> | | | 7. | (3p) | | a) What is the role of the page table in a virtual memory system? What information contain? | n does it | | b) The page table is very large, usually too large to be stored in main memory. Such a lat the same time, makes access to the page table very slow. How is this solved is microprocessor architectures. | _ | | | (3p) | | <ul><li>8.</li><li>a) Which are the types of data dependencies that have to be considered with an ou superscalar? Give an example for each.</li></ul> | t-of-order | | <ul><li>b) Why do we call them "true" and "artificial", respectively?</li><li>c) What can be solved by <i>register renaming</i>? Give an example.</li></ul> | | | | (3p) | ## Tentamen i kursen Datorarkitektur - TDDI03, 2013-03-22, kl. 14-18 Du kan skriva på svenska eller engelska! | 9. | What is speculative loading with the Itanium architecture? How does it work? | | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | (3p) | | 10. a) b) c) | Compare VLIW architectures with superscalar architectures: Show similarities and differences. Show the advantages and disadvantages of the two approaches. Why is a superscalar consuming more power, compared to a VLIW computer? | (4p) | | 11. | What is trace scheduling? How does it work (remember the three steps)? Why is it important with VLIW architectures? | oortant (3p) | | 12. | What is a vector processor? Draw a block diagram. What is the basic difference between array processors and vector processors? | (2p) | | 13 | . Formulate Amdahl's law and comment. | (3p) | | 14<br>a)<br>b)<br>c) | What is hardware multithreading? Why do multithreaded processors provide higher performance? Why do multithreaded three approaches to multithreading; interleaved, blocked, and so | simulta-<br>(3p) | | | | |